Front cover image for Integrated circuit and system design : power and timing modeling, optimization and simulation : 17th international workshop, PATMOS 2007, Gothenburg, Sweden, September 3-5, 2007 : proceedings

Integrated circuit and system design : power and timing modeling, optimization and simulation : 17th international workshop, PATMOS 2007, Gothenburg, Sweden, September 3-5, 2007 : proceedings

Th Welcome to the proceedings of PATMOS 2007, the 17 in a series of international workshops. PATMOS 2007 was organized by Chalmers University of Technology with IEEE Sweden Chapter of the Solid-State Circuit Society technical - sponsorship and IEEE CEDA sponsorship. Over the years, PATMOS has evolved into an important European event, where - searchers from both industry and academia discuss and investigate the emerging ch- lenges in future and contemporary applications, design methodologies, and tools - quired for the development of the upcoming generations of integrated circuits and systems. The technical program of PATMOS 2007 consisted of state-of-the-art te- nical contributions, three invited talks and an industrial session on design challenges in real-life projects. The technical program focused on timing, performance and power consumption, as well as architectural aspects with particular emphasis on m- eling, design, characterization, analysis and optimization in the nanometer era. The Technical Program Committee, with the assistance of additional expert - viewers, selected the 55 papers presented at PATMOS. The papers were organized into 9 technical sessions and 3 poster sessions. As is always the case with the PATMOS workshops, full papers were required, and several reviews were received per manuscript
Print Book, English, ©2007
Springer, Berlin, ©2007
Springer Nature eBook
Conference papers and proceedings
xiv, 583 pages : illustrations ; 24 cm
9783540744412, 9783540744429, 354074441X, 3540744428
166763921
Printed edition:
High-level design
Low power design techniques
Low power analog circuits
Statistical static timing analysis
Power modeling and optimization
Low power routing optimization
Security and asyncronous design
Low power applications
Posters: Modeling and optimization. High level design. Low power techniques and applications
Keynotes
Industrial session: design challenges in real-life
SpringerLink (access limited to Benedictine University patrons)
www.springerlink.com Electronic resource available to Mason students, faculty, staff, and onsite patrons.
www.springerlink.com Restricted to SpringerLink subscribers