CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 36.
1. lappuse
... synchronization , for fast and time accurate cosimulation that involves interacting component simulators . In this paper , we further extend the virtual synchronization technique with OS modeling for the case where multiple software ...
... synchronization , for fast and time accurate cosimulation that involves interacting component simulators . In this paper , we further extend the virtual synchronization technique with OS modeling for the case where multiple software ...
2. lappuse
... synchronization technique to the case where multiple software tasks are executed under the supervision of a real - time operating system ( RTOS ) in a processor . Virtual synchronization cannot be directly applied in this case since an ...
... synchronization technique to the case where multiple software tasks are executed under the supervision of a real - time operating system ( RTOS ) in a processor . Virtual synchronization cannot be directly applied in this case since an ...
3. lappuse
... synchronization is accomplished when data samples are exchanged . It means that virtual synchronization removes all time synchronization overheads except the time stamp translation overhead of the wrapper , which is negligible . Figure ...
... synchronization is accomplished when data samples are exchanged . It means that virtual synchronization removes all time synchronization overheads except the time stamp translation overhead of the wrapper , which is negligible . Figure ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires