CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 73.
4. lappuse
... proposed formula provides very accurate results as demonstrated in the experiments . A major source of inaccuracy is cache . If cache is used , the estimated response time of a task from the proposed approach might be different from the ...
... proposed formula provides very accurate results as demonstrated in the experiments . A major source of inaccuracy is cache . If cache is used , the estimated response time of a task from the proposed approach might be different from the ...
5. lappuse
... proposed approach against the case when RTOS is actually executed on the ISS . 6. EXPERIMENTS In this section , we show some preliminary experimental results on the performance improvement and on the accuracy . We consider a real - life ...
... proposed approach against the case when RTOS is actually executed on the ISS . 6. EXPERIMENTS In this section , we show some preliminary experimental results on the performance improvement and on the accuracy . We consider a real - life ...
196. lappuse
... PROPOSED DESIGN SPACE EXPLORATION FRAMEWORK The proposed design space exploration procedure , depicted in Figure 1 ( a ) , assumes that a system behavior is modeled as a composition of function blocks . We do not assume any specific ...
... PROPOSED DESIGN SPACE EXPLORATION FRAMEWORK The proposed design space exploration procedure , depicted in Figure 1 ( a ) , assumes that a system behavior is modeled as a composition of function blocks . We do not assume any specific ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires