CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 80.
49. lappuse
... processing time spent executing the operations in each of these categories and how they vary with system load , for every benchmark tested , both with and without using the RTM . System load refers to the amount of processing power used ...
... processing time spent executing the operations in each of these categories and how they vary with system load , for every benchmark tested , both with and without using the RTM . System load refers to the amount of processing power used ...
108. lappuse
... processing approach for the implementation of real - time software defined systems . It also demonstrated that the rDSP reconfigurable platform is capable of providing the required processing capacity for the AMR receiver algorithms ...
... processing approach for the implementation of real - time software defined systems . It also demonstrated that the rDSP reconfigurable platform is capable of providing the required processing capacity for the AMR receiver algorithms ...
230. lappuse
... processing latency by improving the instruction cache effectiveness . Another solution to speed up TCP / IP protocol processing is the design of special hard- ware units to eliminate bottlenecks such as checksum computation and data ...
... processing latency by improving the instruction cache effectiveness . Another solution to speed up TCP / IP protocol processing is the design of special hard- ware units to eliminate bottlenecks such as checksum computation and data ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires