No grāmatas satura
1.3. rezultāts no 69.
123. lappuse
4.1 Problem Specification The run - time scheduling problem can be formulated as a constrained minimization problem : minimize : subject to 2 = Σ Ni i = 1 j = 1 eij xij Σ Ni = 1 trj xij ≤D , ( 1 ) ( 2 ) [ === 1 Ni Σ , xij = 1 , i = 1 ...
4.1 Problem Specification The run - time scheduling problem can be formulated as a constrained minimization problem : minimize : subject to 2 = Σ Ni i = 1 j = 1 eij xij Σ Ni = 1 trj xij ≤D , ( 1 ) ( 2 ) [ === 1 Ni Σ , xij = 1 , i = 1 ...
184. lappuse
Σ Tap + Σ Xbp ≤ ( VK | + | EK ) yp aЄVK bЄ Ek for all pЄ P , ( 5 ) Σ Ibm EK Ym for all mЄ M. ( 6 ) bЄEK Three conflicting objective functions exist in the optimization problem : The first objective function tries to minimize the ...
Σ Tap + Σ Xbp ≤ ( VK | + | EK ) yp aЄVK bЄ Ek for all pЄ P , ( 5 ) Σ Ibm EK Ym for all mЄ M. ( 6 ) bЄEK Three conflicting objective functions exist in the optimization problem : The first objective function tries to minimize the ...
187. lappuse
The latter means the problem of optimally mapping a task - level specification onto a heterogeneous hardware / software architecture . Teich et al . [ 8 ] partition this problem into two steps : the selection of the archi- tecture ...
The latter means the problem of optimally mapping a task - level specification onto a heterogeneous hardware / software architecture . Teich et al . [ 8 ] partition this problem into two steps : the selection of the archi- tecture ...
Lietotāju komentāri - Rakstīt atsauksmi
Ierastajās vietās neesam atraduši nevienu atsauksmi.
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction algorithm analysis application approach architecture behavior block cache cache line called channel chip clock communication compared complexity components computation consider copies core cost cycle decoder defined delay dependent described developed device distributed dynamic embedded systems encoder energy error estimation event example execution exploration Figure flow function given graph hardware implementation improvement increase input instruction iteration logic loop machine mapping memory method methodology minimization multiple node object operation optimization output packet parallel partitioning performance possible presented priority problem processing processor proposed protocol real-time receiver reduce refinement represent request RTOS scheduling selected shown shows signal simulation single solution space specification static step synchronization synthesis Table task technique tion tool unit University virtual wires