CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 70.
13. lappuse
... operation from a subset of operations . All the operations in an instruction execute in parallel . Each operation is distinguished by a mask pattern . Therefore , each slot ( sl ) contains a set of operation - mask pairs ( op1 , m1 ) ...
... operation from a subset of operations . All the operations in an instruction execute in parallel . Each operation is distinguished by a mask pattern . Therefore , each slot ( sl ) contains a set of operation - mask pairs ( op1 , m1 ) ...
14. lappuse
... operation , decodes it using Algorithm 2 , and adds the decoded operation to the output source file . Algorithm 2 also returns the length of the current operation that is used to determine the beginning of the next operation . Algorithm ...
... operation , decodes it using Algorithm 2 , and adds the decoded operation to the output source file . Algorithm 2 also returns the length of the current operation that is used to determine the beginning of the next operation . Algorithm ...
129. lappuse
... operation 1 and adder 2 with operation 2 , the MO will be { ( 1,1 ) , ( 2,2 ) } . For the set MO , the total cost со co ( 1 , 1 ) + co ( 2 , 2 ) . Another such combination is adder 1 with operation 2 and adder 2 with operation 1 , the ...
... operation 1 and adder 2 with operation 2 , the MO will be { ( 1,1 ) , ( 2,2 ) } . For the set MO , the total cost со co ( 1 , 1 ) + co ( 2 , 2 ) . Another such combination is adder 1 with operation 2 and adder 2 with operation 1 , the ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires