CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 18.
26. lappuse
... object - oriented hardware design . Some of these approaches are based on object - oriented programming lan- guages and augment them by capabilities for hardware mod- elling [ 4 , 3 , 15 ] , whilst other approaches are based on exist ...
... object - oriented hardware design . Some of these approaches are based on object - oriented programming lan- guages and augment them by capabilities for hardware mod- elling [ 4 , 3 , 15 ] , whilst other approaches are based on exist ...
28. lappuse
... objects . Bit vectors representing polymorphic objects are chosen big enough to store objects of different classes , which basi- cally means as big as the biggest object ever being assigned . Additionally , an artificial attribute the ...
... objects . Bit vectors representing polymorphic objects are chosen big enough to store objects of different classes , which basi- cally means as big as the biggest object ever being assigned . Additionally , an artificial attribute the ...
215. lappuse
Object Created Last - Used Garbage Collected Time Figure 2 : Lifetime of an object . : RCLS of the object Dcache ... object lifetimes . For example , an optimization strategy that turns off cache lines holding collected objects can ...
Object Created Last - Used Garbage Collected Time Figure 2 : Lifetime of an object . : RCLS of the object Dcache ... object lifetimes . For example , an optimization strategy that turns off cache lines holding collected objects can ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires