No grāmatas satura
1.3. rezultāts no 13.
109. lappuse
Abstract Boolean logic minimization is traditionally used in logic synthesis tools running on powerful desktop computers . However , logic minimization has recently been proposed for dynamic use in embedded systems , including network ...
Abstract Boolean logic minimization is traditionally used in logic synthesis tools running on powerful desktop computers . However , logic minimization has recently been proposed for dynamic use in embedded systems , including network ...
113. lappuse
We calculated the energy required for ROCM - 32 , ROCM - 128 , and our codesigned minimizers we used the following set of equations : Although the minimization coprocessors required up to an order of magnitude more power than the ...
We calculated the energy required for ROCM - 32 , ROCM - 128 , and our codesigned minimizers we used the following set of equations : Although the minimization coprocessors required up to an order of magnitude more power than the ...
144. lappuse
Design Space Minimization with Timing and Code Size Optimization for Embedded DSP Department of Computer Science University of Texas at Dallas Richardson , Texas 75083 qfzhuge , zxs015000 , bxiao , edsha ...
Design Space Minimization with Timing and Code Size Optimization for Embedded DSP Department of Computer Science University of Texas at Dallas Richardson , Texas 75083 qfzhuge , zxs015000 , bxiao , edsha ...
Lietotāju komentāri - Rakstīt atsauksmi
Ierastajās vietās neesam atraduši nevienu atsauksmi.
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction algorithm analysis application approach architecture behavior block cache cache line called channel chip clock communication compared complexity components computation consider copies core cost cycle decoder defined delay dependent described developed device distributed dynamic embedded systems encoder energy error estimation event example execution exploration Figure flow function given graph hardware implementation improvement increase input instruction iteration logic loop machine mapping memory method methodology minimization multiple node object operation optimization output packet parallel partitioning performance possible presented priority problem processing processor proposed protocol real-time receiver reduce refinement represent request RTOS scheduling selected shown shows signal simulation single solution space specification static step synchronization synthesis Table task technique tion tool unit University virtual wires