CODES+ISSSACM Press, 2003 |
No grāmatas satura
1.3. rezultāts no 34.
3. lappuse
... decoder task and an H.263 decoder task are executed in the same software component . Figure 3 ( a ) shows the desired simulation behavior when the G.723 decoder has a higher priority than the H.263 decoder and an input stream to the G ...
... decoder task and an H.263 decoder task are executed in the same software component . Figure 3 ( a ) shows the desired simulation behavior when the G.723 decoder has a higher priority than the H.263 decoder and an input stream to the G ...
36. lappuse
... decoder . The transcoding delay is the latency when running encoder and decoder in back- to - back mode and is related to response time in switching between encoding and decoding tasks . Experimental results show that the simulation ...
... decoder . The transcoding delay is the latency when running encoder and decoder in back- to - back mode and is related to response time in switching between encoding and decoding tasks . Experimental results show that the simulation ...
59. lappuse
... decoder on the second generation of MorphoSys reconfigurable computation platform , which is targeting on streamed applications such as multimedia and DSP . Numerous modifications of the first - generation of the architecture have made ...
... decoder on the second generation of MorphoSys reconfigurable computation platform , which is targeting on streamed applications such as multimedia and DSP . Numerous modifications of the first - generation of the architecture have made ...
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction adiabatic circuits algorithm analysis application approach architecture behavior buffer bytecode cache blocks cache line channel chip clock Codesign communication components computation configuration constraints core cycle decoder defined delay design space exploration device device driver DRAM DRAM row dynamic EMAC embedded systems encoder energy error estimation event example execution FIFO flash memory function global hardware IEEE implementation input instruction interface iteration Kahn Process Network latency logic minimization loop M-JPEG mapping methodology module multiple NAND Nash equilibrium Newport Beach node on-chip on-memory cache optimization output overhead packet parallel parameters partitioning performance priority Proc process network processor protocol real-time retiming RTOS model RTPN scheduling Section shown in Figure simulation solution specification speech recognition static step synchronization synthesis system level SystemC Table task graphs TCP/IP technique Technology tion TLMs tool VHDL virtual VLIW wires