No grāmatas satura
1.3. rezultāts no 48.
9. lappuse
Figure 3 : Internal NoC Channel Structure After the transactions are processed by the network engine , the respective TDS is passed back to the NoC Channel with an attached tag . This tag denotes the calculated arrival time of the ...
Figure 3 : Internal NoC Channel Structure After the transactions are processed by the network engine , the respective TDS is passed back to the NoC Channel with an attached tag . This tag denotes the calculated arrival time of the ...
21. lappuse
PE1 , PE2 and PE3 are three allocated PEs . cv11 , cv12 , cv2 are the message - passing channels . ... Because several channels may be grouped to one abstract bus channel , two parameters are added to the interface func- tions of ...
PE1 , PE2 and PE3 are three allocated PEs . cv11 , cv12 , cv2 are the message - passing channels . ... Because several channels may be grouped to one abstract bus channel , two parameters are added to the interface func- tions of ...
185. lappuse
The constraints of the problem may include kahn process part fifo channel part 2 3 1 5 6 1 3 1 index arch . comp . index arch . comp ... The first three genes are those for Kahn process nodes , and the rest are those for FIFO channels .
The constraints of the problem may include kahn process part fifo channel part 2 3 1 5 6 1 3 1 index arch . comp . index arch . comp ... The first three genes are those for Kahn process nodes , and the rest are those for FIFO channels .
Lietotāju komentāri - Rakstīt atsauksmi
Ierastajās vietās neesam atraduši nevienu atsauksmi.
Saturs
An Efficient Retargetable Framework for InstructionSet Simulation | 13 |
Extending the SystemC Synthesis Subset by ObjectOriented Features | 25 |
Hardware Support for Realtime Operating Systems | 45 |
Autortiesības | |
19 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction algorithm analysis application approach architecture behavior block cache cache line called channel chip clock communication compared complexity components computation consider copies core cost cycle decoder defined delay dependent described developed device distributed dynamic embedded systems encoder energy error estimation event example execution exploration Figure flow function given graph hardware implementation improvement increase input instruction iteration logic loop machine mapping memory method methodology minimization multiple node object operation optimization output packet parallel partitioning performance possible presented priority problem processing processor proposed protocol real-time receiver reduce refinement represent request RTOS scheduling selected shown shows signal simulation single solution space specification static step synchronization synthesis Table task technique tion tool unit University virtual wires