Multiprocessor Systems-on-ChipsElsevier, 2004. gada 15. okt. - 608 lappuses Modern system-on-chip (SoC) design shows a clear trend toward integration of multiple processor cores on a single chip. Designing a multiprocessor system-on-chip (MPSOC) requires an understanding of the various design styles and techniques used in the multiprocessor. Understanding the application area of the MPSOC is also critical to making proper tradeoffs and design decisions. Multiprocessor Systems-on-Chips covers both design techniques and applications for MPSOCs. Design topics include multiprocessor architectures, processors, operating systems, compilers, methodologies, and synthesis algorithms, and application areas covered include telecommunications and multimedia. The majority of the chapters were collected from presentations made at the International Workshop on Application-Specific Multi-Processor SoC held over the past two years. The workshop assembled internationally recognized speakers on the range of topics relevant to MPSOCs. After having refined their material at the workshop, the speakers are now writing chapters and the editors are fashioning them into a unified book by making connections between chapters and developing common terminology. *Examines several different architectures and the constraints imposed on them *Discusses scheduling, real-time operating systems, and compilers *Analyzes design trade-off and decisions in telecommunications and multimedia applications |
No grāmatas satura
1.–5. rezultāts no 31.
19. lappuse
... modules . In either case , most of these IP blocks will be designed for reuse on multiple chips . The design of multiprocessors also requires designers to change their ways of thinking . Traditional hardware design focuses on a single ...
... modules . In either case , most of these IP blocks will be designed for reuse on multiple chips . The design of multiprocessors also requires designers to change their ways of thinking . Traditional hardware design focuses on a single ...
24. lappuse
... module at a lower supply drives a module at a higher supply [ 13 ] . The most popular of the techniques for reducing active power consumption at run time is DVS combined with dynamic frequency scaling ( DFS ) . Most embed- 2-4 FIGURE ...
... module at a lower supply drives a module at a higher supply [ 13 ] . The most popular of the techniques for reducing active power consumption at run time is DVS combined with dynamic frequency scaling ( DFS ) . Most embed- 2-4 FIGURE ...
24. lappuse
... module at a lower supply drives a module at a higher supply [13]. The most popular of the techniques for reducing active power consumption at run time is DVS combined with dynamic frequency scaling (DFS). Most embed25 5.5 5 4.54 3.53 ...
... module at a lower supply drives a module at a higher supply [13]. The most popular of the techniques for reducing active power consumption at run time is DVS combined with dynamic frequency scaling (DFS). Most embed25 5.5 5 4.54 3.53 ...
34. lappuse
... Module A Module B ENC DEC Bus Control Bus. ENERGY-AWARE. ON-CHIP. COMMUNICATION. SYSTEM. DESIGN. Evolving design tradeoffs. T, time; R, reliability; A, area; P,. 2 Techniques for Designing Energy-Aware MPSoCs 2.4 Energy-Aware On-Chip ...
... Module A Module B ENC DEC Bus Control Bus. ENERGY-AWARE. ON-CHIP. COMMUNICATION. SYSTEM. DESIGN. Evolving design tradeoffs. T, time; R, reliability; A, area; P,. 2 Techniques for Designing Energy-Aware MPSoCs 2.4 Energy-Aware On-Chip ...
35. lappuse
... modules (e.g., a processor and its memory), as shown in Figure 2-10. Data from the source module are encoded, transmitted on the bus, and decoded at the destination. A practical instance of this configuration is the address bus for the ...
... modules (e.g., a processor and its memory), as shown in Figure 2-10. Data from the source module are encoded, transmitted on the bus, and decoded at the destination. A practical instance of this configuration is the address bus for the ...
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
abstraction algorithms analysis application application-specific approach behavior block branch prediction buffer busses cache channel chip circuit communication architecture communication protocols compiler complex components concurrent configuration constraints core cycles dataflow deadline decoder Design Automation Design Automation Conference dynamic EEMBC efficient elements embedded systems encoding energy consumption event example execution FIFO FPGA function general-purpose global hardware heterogeneous IEEE implementation input instruction integrated interconnect interface IP core latency layer logic mapping memory meta-model methodology MoCs modules MPSoC multimedia multiple multiprocessor netlist number of processors on-chip communication optimization packet parallelism parameters performance pipeline platform port priority Proc resource RISC RTOS run-time scheduling shared shown in Figure signal simulation SoC design specification static subsystem superscalar switching Symposium synchronization synthesis system design SystemC target task techniques tion Ubicom VLIW VLSI voltage WCET wrapper Xtensa