The Designer's Guide to VHDL"The second edition of The Designer's Guide to VHDL sets a new standard in VHDL texts. I am certain that you will find it a very valuable addition to your library." --From the foreword by Paul Menchini, Menchini & AssociatesSince the publication of the first edition of The Designer's Guide to VHDL in 1996, digital electronic systems have increased exponentially in their complexity, product lifetimes have dramatically shrunk, and reliability requirements have shot through the roof. As a result more and more designers have turned to VHDL to help them dramatically improve productivity as well as the quality of their designs.VHDL, the IEEE standard hardware description language for describing digital electronic systems, allows engineers to describe the structure and specify the function of a digital system as well as simulate and test it before manufacturing. In addition, designers use VHDL to synthesize a more detailed structure of the design, freeing them to concentrate on more strategic design decisions and reduce time to market. Adopted by designers around the world, the VHDL family of standards have recently been revised to address a range of issues, including portability across synthesis tools.This best-selling comprehensive tutorial for the language and authoritative reference on its use in hardware design at all levels--from system to gates--has been revised to reflect the new IEEE standard, VHDL-2001. Peter Ashenden, a member of the IEEE VHDL standards committee, presents the entire description language and builds a modeling methodology based on successful software engineering techniques. Reviewers on Amazon.com have consistently rated the first edition with five stars. This second edition updates the first, retaining the authors unique ability to teach this complex subject to a broad audience of students and practicing professionals.Features: Details how the new standard allows for increased portability across tools. Covers related standards, including the Numeric Synthesis Package and the Synthesis Operability Package, demonstrating how they can be used for digital systems design. Presents four extensive case studies to demonstrate and combine features of the language taught across multiple chapters. Requires only a minimal background in programming, making it an excellent tutorial for anyone in computer architecture, digital systems engineering, or CAD. |
No grāmatas satura
1.5. rezultāts no 5.
69. lappuse
Atvainojiet, šīs lappuses saturs ir ierobežots..
Atvainojiet, šīs lappuses saturs ir ierobežots..
84. lappuse
Atvainojiet, šīs lappuses saturs ir ierobežots..
Atvainojiet, šīs lappuses saturs ir ierobežots..
144. lappuse
Atvainojiet, šīs lappuses saturs ir ierobežots..
Atvainojiet, šīs lappuses saturs ir ierobežots..
326. lappuse
Atvainojiet, šīs lappuses saturs ir ierobežots..
Atvainojiet, šīs lappuses saturs ir ierobežots..
396. lappuse
Atvainojiet, šīs lappuses saturs ir ierobežots..
Atvainojiet, šīs lappuses saturs ir ierobežots..
Lietotāju komentāri - Rakstīt atsauksmi
Ierastajās vietās neesam atraduši nevienu atsauksmi.
Saturs
E VHDL Syntax 683 | 26 |
1 | 86 |
Exercises | 105 |
6 | 158 |
8 | 228 |
21 | 230 |
9 | 256 |
10 | 268 |
11 | 286 |
References 723 | 301 |
Components and Configurations | 317 |
Generate Statements | 349 |
Index 725 | 352 |
15 | 368 |
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
actual allows alternative applied architecture body array assertion association attributes base begin behavioral bit_vector boolean called changes Chapter character clause clock complex component condition configuration constant contains continued corresponding counter defined delay described determine downto elements end architecture end entity end loop end process entity declaration error example executed expression false formal function identifier implementation indicates initial input instance instantiation integer label length literals logic look loop memory mode module multiplier natural Note object operand operators output overflow package parameter performed port map position procedure produce range record refer represent result selected shown in Figure shows signed simulation specify statement string structural subtype syntax rule tion transaction true unit variable vector VHDL wait write zero