CODES+ISSSACM Press, 2004 |
No grāmatas satura
1.–3. rezultāts no 31.
94. lappuse
... event flow indicates that the listed paths of event flow include all possible scenarios that can occur in a use case . The consistency of specification includes : The consistency between a use case and its event flows indicates all ...
... event flow indicates that the listed paths of event flow include all possible scenarios that can occur in a use case . The consistency of specification includes : The consistency between a use case and its event flows indicates all ...
95. lappuse
... event flow cover the all transitions in state chart diagram . If event flow paths do not cover any transitions , we should add a new path to the event flow to make it complete . $ 1 E1 $ 2 E2 S3 E3 State / Event S1 S2 S3 E1 = > S2 ...
... event flow cover the all transitions in state chart diagram . If event flow paths do not cover any transitions , we should add a new path to the event flow to make it complete . $ 1 E1 $ 2 E2 S3 E3 State / Event S1 S2 S3 E1 = > S2 ...
97. lappuse
... event flows of use cases . The " #Paths of Event Flow " shows the number of event flows includes basic , alternative , exceptional paths . The number of pages and the number of UML objects show the functional complexity of each ...
... event flows of use cases . The " #Paths of Event Flow " shows the number of event flows includes basic , alternative , exceptional paths . The number of pages and the number of UML objects show the functional complexity of each ...
Saturs
Keynote | 1 |
DualPipeline Heterogeneous ASIP Design | 12 |
Fast CycleAccurate Simulation and Instruction Set Generation | 18 |
Autortiesības | |
28 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
algorithm allocation application approach array assignment benchmarks block buffer cache checksum clock compiler components Computer concurrency constraints cosimulator cost cycles data hazard dataflow deadlock decoder design space dTLB dynamic edge embedded systems energy consumption evaluate example execution exploration flash memory function hardware HW/SW IDCT IEEE implementation input instruction set interface iteration latency leakage power livelock logic loop loop fusion mapping memory objects mesochronous methodology multiprocessor node on-chip operation optimal output overhead packet parameters partitioning path performance phase pipeline platform port power consumption problem Proc processor proposed queue reconfigurable register file request requires resource RTOS scenarios scheduling Section shown in Figure signal SIMD simulation solution specification speech recognition Structured ASIC switch synchronization synthesis system-level SystemC Table technique tion type inference type schemes variables Verilog VHDL VLIW XScale