The Designer's Guide to VHDLThe Designer's Guide to VHDL is both a comprehensive manual for the language and an authoritative reference on its use in hardware design at all levels, from the system level to the gate level. Using the IEEE standard for VHDL, the author presents the entire description language and builds a modeling methodology based on successful software engineering techniques. Requiring only a minimal background in programming, this is an excellent tutorial for anyone in computer architecture, digital systems engineering, or CAD. The book is organized so that it can be either read cover-to-cover for a comprehensive tutorial or kept deskside as a reference to the language. Each chapter introduces a number of related concepts or language facilities and illustrates each one with examples. Scattered throughout the book are four case studies, which bring together preceding material in the form of extended worked examples. All of the examples and case studies, complete with test drivers for running the VHDL code, are available via the World Wide Web. In addition, each chapter is followed by a set of related exercises. |
No grāmatas satura
1.3. rezultāts no 81.
108. lappuse
They can be used by processes within the architecture body but are not
accessible outside , since a user of the module ... begin and _ gate _ a : process (
a1 , a2 ) is begin and _ a < = a1 and a2 ; end process and _ gate _ a ; and _ gate
_ b ...
They can be used by processes within the architecture body but are not
accessible outside , since a user of the module ... begin and _ gate _ a : process (
a1 , a2 ) is begin and _ a < = a1 and a2 ; end process and _ gate _ a ; and _ gate
_ b ...
119. lappuse
cpu : process is variable instr _ reg : word ; variable PC : natural ; - - other
declarations begin loop address < = PC ... execute the instruction end loop ; end
process cpu ; memory : process is type memory _ array is array ( 0 to 2 * * 14 1 )
of ...
cpu : process is variable instr _ reg : word ; variable PC : natural ; - - other
declarations begin loop address < = PC ... execute the instruction end loop ; end
process cpu ; memory : process is type memory _ array is array ( 0 to 2 * * 14 1 )
of ...
218. lappuse
is variable v1 : t ; begin S < = v1 ; end procedure p1 ; begin - - arch proct : process
is variable v2 : t ; procedure p2 ( . . . ) is variable v3 : t ; begin p1 ( v2 , v3 , . . . ) ;
end procedure p2 ; begin - - proc1 p2 ( V2 , . . . ) ; end process proc1 ; proc2 ...
is variable v1 : t ; begin S < = v1 ; end procedure p1 ; begin - - arch proct : process
is variable v2 : t ; procedure p2 ( . . . ) is variable v3 : t ; begin p1 ( v2 , v3 , . . . ) ;
end procedure p2 ; begin - - proc1 p2 ( V2 , . . . ) ; end process proc1 ; proc2 ...
Lietotāju komentāri - Rakstīt atsauksmi
Ierastajās vietās neesam atraduši nevienu atsauksmi.
Saturs
Fundamental Concepts | 1 |
Exercises | 25 |
Exercises | 51 |
Autortiesības | |
26 citas sadaļas nav parādītas.
Citi izdevumi - Skatīt visu
Bieži izmantoti vārdi un frāzes
actual allows architecture body array associated attribute begin behavioral bit_vector block boolean called cell changes Chapter character clock complete component instance condition configuration connected constant contains conversion counter cycle defined delay described determine Develop downto driver element end process entity entity declaration example executed expression false function identifier implementation indication initial input instantiation instruction integer interface label logic loop memory module natural Note object operand operations output package parameter perform port map position procedure range record refer represent reset resolved result shown in Figure shows signal assignment simulation specify statement std_logic stored string structure subtype syntax rule tion token transaction true unit variable vector VHDL wait write
Atsauces uz šo grāmatu
Turings Connectionism: An Investigation of Neural Network Architectures Christof Teuscher Ierobežota priekšskatīšana - 2002 |
Comprehensive Functional Verification: The Complete Industry Cycle Bruce Wile,John C. Goss,Wolfgang Roesner Priekšskatījums nav pieejams - 2005 |