Embedded Computing: A VLIW Approach to Architecture, Compilers and ToolsElsevier, 2005. gada 19. janv. - 712 lappuses The fact that there are more embedded computers than general-purpose computers and that we are impacted by hundreds of them every day is no longer news. What is news is that their increasing performance requirements, complexity and capabilities demand a new approach to their design. Fisher, Faraboschi, and Young describe a new age of embedded computing design, in which the processor is central, making the approach radically distinct from contemporary practices of embedded systems design. They demonstrate why it is essential to take a computing-centric and system-design approach to the traditional elements of nonprogrammable components, peripherals, interconnects and buses. These elements must be unified in a system design with high-performance processor architectures, microarchitectures and compilers, and with the compilation tools, debuggers and simulators needed for application development. In this landmark text, the authors apply their expertise in highly interdisciplinary hardware/software development and VLIW processors to illustrate this change in embedded computing. VLIW architectures have long been a popular choice in embedded systems design, and while VLIW is a running theme throughout the book, embedded computing is the core topic. Embedded Computing examines both in a book filled with fact and opinion based on the authors many years of R&D experience. · Complemented by a unique, professional-quality embedded tool-chain on the authors' website, http://www.vliw.org/book· Combines technical depth with real-world experience · Comprehensively explains the differences between general purpose computing systems and embedded systems at the hardware, software, tools and operating system levels. · Uses concrete examples to explain and motivate the trade-offs. |
No grāmatas satura
1.–5. rezultāts no 40.
xx. lappuse
... Basic Blocks. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 345 Traces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
... Basic Blocks. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 345 Traces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
25. lappuse
... blocks (licensed hardware designs) from the other designers. The IP model is an attempt to build standardized parts ... basic design choices. Manufacturers characterize processes with best, average, and worst-case parameters, for both ...
... blocks (licensed hardware designs) from the other designers. The IP model is an attempt to build standardized parts ... basic design choices. Manufacturers characterize processes with best, average, and worst-case parameters, for both ...
54. lappuse
... basic data size of the processor. These short pieces of data are grouped into single data words and then operated ... building blocks that distinguish one processor design from another. There is no easy litmus test that tells you whether ...
... basic data size of the processor. These short pieces of data are grouped into single data words and then operated ... building blocks that distinguish one processor design from another. There is no easy litmus test that tells you whether ...
66. lappuse
... basic idea, first elaborated in the region scheduling technique trace scheduling, is to select code originating in a large region (typically many basic blocks) ... basic block, possibly adding extra operations Region Scheduling A region ...
... basic idea, first elaborated in the region scheduling technique trace scheduling, is to select code originating in a large region (typically many basic blocks) ... basic block, possibly adding extra operations Region Scheduling A region ...
67. lappuse
... basic block. Typically, but not necessarily, a region is a set of contiguous basic blocks. Sometimes a code transformation is performed prior to region selection, with the goal of enhancing the region selected (for example, by making it ...
... basic block. Typically, but not necessarily, a region is a set of contiguous basic blocks. Sometimes a code transformation is performed prior to region selection, with the goal of enhancing the region selected (for example, by making it ...
Saturs
1 | |
45 | |
83 | |
Chapter 4 Architectural Structures in ISA Design | 125 |
Chapter 5 Microarchitecture Design | 179 |
Chapter 6 System Design and Simulation | 231 |
Chapter 7 Embedded Compiling and Toolchains | 287 |
Chapter 8 Compiling for VLIWs and ILP | 337 |
Chapter 9 The Runtime System | 399 |
Chapter 10 Application Design and Customization | 443 |
Chapter 11 Application Areas | 493 |
Appendix A The VEX System | 539 |
Appendix B Glossary | 607 |
Appendix C Bibliography | 631 |
Index | 661 |
Citi izdevumi - Skatīt visu
Embedded Computing: A VLIW Approach to Architecture, Compilers and Tools Joseph A. Fisher,Paolo Faraboschi,Cliff Young Ierobežota priekšskatīšana - 2005 |
Embedded Computing: A Vliw Approach to Architecture, Compilers and Tools Joseph A. Fisher,Paolo Faraboschi,Cliff Young Priekšskatījums nav pieejams - 2004 |
Bieži izmantoti vārdi un frāzes
algorithms allow assembly language basic blocks bits branch bytes cache called Chapter chip CISC cluster cmpx compiled simulator complex components compression computing cost cycle datapath debugging decoding dependences described devices disk dynamic embedded domain embedded systems encoding engineering example exception execution Figure floating-point FPGA functional units general-purpose global hardware implementation inline instruction set integrated interface issue iterations Java latency load logic loop machine memory accesses micro-SIMD microarchitecture Multiflow multiple multiprocessing opcode operands operating system optimizations parallel path performance phase pointer pragma predication prefetch problem processor core region register allocation register file require RISC run-time Section single slots software pipelining specific speculation standard superscalar target task techniques tion today’s toolchain types typically unrolling variable vector virtual memory VLIW VLIW architectures