Low Power Methodology Manual: For System-on-Chip DesignSpringer Science & Business Media, 2007. gada 31. jūl. - 300 lappuses “Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach.” Richard Goering, Software Editor, EE Times “Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion.” Sujeeth Joseph, Chief Architect - Semiconductor and Systems Solutions Unit, Wipro Technologies “The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use to meet the difficulties faced in managing the power issues in deep submicron designs.” Anil Mankar, Sr VP Worldwide Core Engineering and Chief Development Officer, Conexant Systems Inc. “Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management.” Nick Salter, Head of Chip Integration, CSR plc. |
No grāmatas satura
1.–5. rezultāts no 40.
... Synthesis................................................................................................... ... Synthesis.............................................................................. 168 11.3.7 Always-On Network Synthesis ...
... 1 Decoupling Capacitor Insertion.................................................... 179 11.7 Clock Tree Synthesis................................................................................. 180 11.8 Power Analysis..............
... synthesis. In the 1990s, there was the adoption of design reuse and IP as a mainstream design practice. In the last few years, design for low power has started to change again how designers approach complex SoC designs. Each of these ...
... synthesis, place and route, timing analysis and power analysis • Chapter 12 discusses standard cell library and memory requirements for power gating. • Chapter 13 discusses retention register design and data retention in memories ...
... synthesis tool. The combination of explicit clock gating cells and automatic insertion makes clock gating a simple and reliable way of reducing power. No change to the RTL is required to implement this style of clock gating. Results In ...
Saturs
1 | |
13 | |
20 | |
CHAPTER 4 Power Gating Overview | 33 |
CHAPTER 5 Designing Power Gating | 41 |
CHAPTER 6 Architectural Issues for Power Gating | 74 |
CHAPTER 7 A Power Gating Example | 85 |
CHAPTER 8 IP Design for Low Power | 101 |
CHAPTER 10 Examples of Voltage and Frequency Scaling Design | 139 |
CHAPTER 11 Implementing Multi Voltage Power Gated Designs | 155 |
CHAPTER 12 Physical Libraries | 187 |
CHAPTER 13 Retention Register Design | 208 |
CHAPTER 14 Design of the Power Switching Network | 225 |
APPENDIX B UPF Command Syntax | 267 |
Index | 297 |
CHAPTER 9 Frequency and Voltage Scaling Design | 120 |
Bieži izmantoti vārdi un frāzes
Populāri fragmenti
Atsauces uz šo grāmatu
Digital VLSI Design with Verilog: A Textbook from Silicon Valley Technical ... John Williams Ierobežota priekšskatīšana - 2008 |